# Precision Monolithic Low-Voltage CMOS Analog Switches 

## DESCRIPTION

The DG417L, DG418L, DG419L are low voltage pin-for-pin compatible companion devices to the industry standard DG417, DG418, DG419 with improved performance.
Using BiCMOS wafer fabrication technology allows the DG417L, DG418L, DG419L to operate on single and dual supplies. Single supply voltage ranges from 3 V to 12 V while dual supply operation is recommended with $\pm 3 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$. Combining high speed ( $\mathrm{t}_{\mathrm{ON}}$ : 28 ns ), flat $\mathrm{R}_{\mathrm{ON}}$ over the analog signal range ( $6 \Omega$ ), minimal insertion lose (up to 100 MHz ), and excellent crosstalk and off-isolation performance (- 70 dB at 1 MHz ), the DG417L, DG418L, DG419L are ideally suited for audio and video signal switching.
The DG417L and DG418L respond to opposite control logic as shown in the truth table. The DG419L has an SPDT configuration.

## FEATURES

- 2.7 V- thru 12 V single supply or $\pm 3$ - thru $\pm 6$ dual supply
- On-resistance - R $\mathrm{R}_{\mathrm{ON}}: 14 \Omega$
- Fast switching - $\mathrm{t}_{\mathrm{ON}}$ : 28 ns
- toff: 13 ns

- TTL, CMOS compatible
- Low leakage: < 100 pA
- Compliant to RoHS Directive 2002/95/EC


## APPLICATIONS

- Precision automatic test equipment
- Precision data acquisition
- Communication systems
- Battery powered systems
- Computer peripherals
- SDSL, DSLAM
- Audio and video signal routing


## BENEFITS

- Widest dynamic range
- Low signal errors and distortion
- Break-before-make switching action
- Simple interfacing

FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION


## TRUTH TABLE

| Logic | DG417L | DG418L |
| :---: | :---: | :---: |
| 0 | ON | OFF |
| 1 | OFF | ON |

ORDERING INFORMATION (DG417L, DG418L)

| Temp. Range | Package | Part Number |
| :---: | :---: | :---: |
|  |  | DG417LDY |
|  |  | DG417LDY-E3 |
|  |  | DG417LDY-T1 |
|  | 8-Pin Narrow SOIC | DG417LDY-T1-E3 |
|  |  | DG418LDY |
|  |  | DG418LDY-E3 |
|  |  | DG418LDY-T1 |
|  |  | DG418LDY-T1-E3 |
|  | 8-Pin MSOP | DG417LDQ-T1-E3 |
|  |  | DG418LDQ-T1-E3 |

DG419L
Dual-In-Line, MSOP-8 and SOIC-8


TRUTH TABLE (DG419L)

| Logic | NC | NO |
| :---: | :---: | :---: |
| 0 | ON | OFF |
| 1 | OFF | ON |


| ORDERING INFORMATION (DG419L) |  |  |
| :---: | :---: | :---: |
| Temp. Range | Package | Part Number |
|  |  | DG419LDY |
|  |  | DG419LDY-E3 |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 8 -Pin Narrow SOIC | DG419LDY-T1 |
|  |  | DG419LDY-T1-E3 |
|  | 8-Pin MSOP | DG419LDQ-T1-E3 |

[^0]Vishay Siliconix

| ABSOLUTE MAXIMUM RATINGS |  |  |  |
| :---: | :---: | :---: | :---: |
| Parameter |  | Limit | Unit |
| V+ to V- |  | -0.3 to 13 | V |
| GND to V- |  | 7 |  |
| $\mathrm{V}_{\mathrm{L}}$ |  | (GND - 0.3) to (V+) + 0.3 |  |
| $\mathrm{I}_{\mathrm{N}}, \mathrm{COM}, \mathrm{NC}, \mathrm{NO}^{\text {a }}$ |  | $-0.3 \text { to }(V++0.3)$ <br> or 30 mA , whichever occurs first |  |
| Continuous Current (Any Terminal) |  | 30 | mA |
| Peak Current, S or D (Pulsed 1 ms , 10 \% Duty Cycle) |  | 100 |  |
| Storage Temperature | (AK, DQ, DY Suffix) | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation (Packages) ${ }^{\text {b }}$ | 8-Pin MSOP ${ }^{\text {c }}$ | 320 | mW |
|  | 8 -Pin SOIC ${ }^{\text {c }}$ | 400 |  |
|  | 8 -Pin CerDIP ${ }^{\text {d }}$ | 600 |  |

## Notes:

a. Signals on NC, NO, COM, or IN exceeding V+ or V- will be clamped by internal diodes. Limit forward diode current to maximum current ratings.
b. All leads welded or soldered to PC board.
c. Derate $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
d. Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$.

SPECIFICATIONS (Single Supply 12 V )

| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}+=12 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V}, 0.8 \mathrm{~V}^{\mathrm{f}} \end{gathered}$ | Temp. ${ }^{\text {b }}$ | Typ. ${ }^{\text {c }}$ | A Suffix Limits $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | D Suffix Limits <br> $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {e }}$ | $\mathrm{V}_{\text {ANALOG }}$ |  | Full |  | 0 | 12 | 0 | 12 | V |
| On-Resistance | $\mathrm{R}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \\ \mathrm{I}_{\mathrm{NO}}, \mathrm{I}_{\mathrm{NC}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=2 \mathrm{~V} / 9 \mathrm{~V} \\ \hline \end{gathered}$ | Room Full | 13 |  | $\begin{aligned} & 20 \\ & 32 \end{aligned}$ |  | $\begin{gathered} 20 \\ 23.5 \end{gathered}$ | $\Omega$ |
| Switch Off Leakage Current | $\mathrm{I}_{\mathrm{NO} \text { (off) }}$ $\mathrm{I}_{\mathrm{NC} \text { (off) }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V} / 11 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=11 \mathrm{~V} / 1 \mathrm{~V} \end{gathered}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ | nA |
|  | $\mathrm{I}_{\text {com(off) }}$ |  | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{aligned} & \hline 1 \\ & 15 \end{aligned}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 10 \end{gathered}$ |  |
| Channel On Leakage Current | $I_{\text {com(on) }}$ | $\mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=11 \mathrm{~V} / 1 \mathrm{~V}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 10 \end{gathered}$ |  |
| Digital Control |  |  |  |  |  |  |  |  |  |
| Input Current | $\mathrm{I}_{\text {INL }}$ or $\mathrm{I}_{\text {INH }}$ |  | Full | 0.01 | -1.5 | 1.5 | -1 | 1 | $\mu \mathrm{A}$ |
| Dynamic Characteristics |  |  |  |  |  |  |  |  |  |
| Turn-On Time | $\mathrm{t}_{\mathrm{ON}}$ | $R_{L}=300 \Omega, C_{L}=35 \mathrm{pF}$ <br> $\mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{NC}}=5 \mathrm{~V}$, see figure 2 | Room Full | 28 |  | $\begin{aligned} & 43 \\ & 50 \end{aligned}$ |  | 43 <br> 46 | ns |
| Turn-Off Time | $\mathrm{t}_{\text {OFF }}$ |  | Room Full | 13 |  | $\begin{aligned} & 31 \\ & 35 \end{aligned}$ |  | $\begin{aligned} & 31 \\ & 32 \end{aligned}$ |  |
| Break-Before-Make Time Delay | $t_{\text {D }}$ | $\begin{gathered} \hline \text { DG419L only, } \mathrm{V}_{\mathrm{NC}}, \mathrm{~V}_{\mathrm{NO}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ \hline \end{gathered}$ | Room | 13 |  |  |  |  |  |
| Charge Injection ${ }^{\text {e }}$ | $\mathrm{Q}_{\text {INJ }}$ | $\mathrm{V}_{\mathrm{g}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ | Room | 1 |  |  |  |  | pC |
| Off-Isolation ${ }^{\text {e }}$ | OIRR | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | Room | -71 |  |  |  |  | dB |
| Channel-to-Channel Crosstalk ${ }^{\text {e }}$ | $\mathrm{X}_{\text {TALK }}$ |  | Room | -71 |  |  |  |  |  |
| Source Off Capacitance ${ }^{\text {e }}$ | $\mathrm{C}_{\mathrm{NO} \text { (off) }}$ <br> $\mathrm{C}_{\mathrm{NC} \text { (off) }}$ | $\mathrm{V}_{\mathrm{IN}}=0$ or $\mathrm{V}+\mathrm{f}=1 \mathrm{MHz}$ | Room | 5 |  |  |  |  | pF |
| Channel-On Capacitance ${ }^{\text {e }}$ | $\mathrm{CoN}^{\text {O }}$ |  | Room | 15 |  |  |  |  |  |
| Power Supplies |  |  |  |  |  |  |  |  |  |
| Positive Supply Current | $1+$ | $\mathrm{V}_{\mathrm{IN}}=0$ or $\mathrm{V}_{\mathrm{L}}$ | Room Full | 0.02 |  | $\begin{gathered} 1 \\ 7.5 \end{gathered}$ |  | $\begin{aligned} & 1 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ |
| Negative Supply Current | I- |  | Room Full | -0.002 | $\begin{gathered} -1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & -1 \\ & -5 \end{aligned}$ |  |  |
| Logic Supply Current | IL |  | Room Full | 0.002 |  | $\begin{gathered} 1 \\ 7.5 \end{gathered}$ |  | $\begin{aligned} & \hline 1 \\ & 5 \\ & \hline \end{aligned}$ |  |
| Ground Current | $\mathrm{I}_{\text {GND }}$ |  | Room Full | -0.002 | $\begin{gathered} \hline-1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & \hline-1 \\ & -5 \\ & \hline \end{aligned}$ |  |  |

## SPECIFICATIONS (Dual Supply $\pm 5 \mathrm{~V}$ )

| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V}, 0.8 \mathrm{~V}^{\mathrm{f}} \end{gathered}$ | Temp. ${ }^{\text {b }}$ | Typ. ${ }^{\text {c }}$ | $\begin{array}{\|c\|} \hline \text { A Suffix Limits } \\ -55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{array}$ |  | D Suffix Limits $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {e }}$ | $\mathrm{V}_{\text {ANALOG }}$ |  | Full |  | - 5 | 5 | -5 | 5 | V |
| On-Resistance | $\mathrm{R}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{NO}}, \mathrm{I}_{\mathrm{NC}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}= \pm 3.5 \mathrm{~V} \end{gathered}$ | Room Full | 14 |  | $\begin{gathered} 18.5 \\ 30 \end{gathered}$ |  | $\begin{gathered} 18.5 \\ 21 \end{gathered}$ | $\Omega$ |
| Switch Off <br> Leakage Current ${ }^{\text {a }}$ | $\mathrm{I}_{\mathrm{NO}(\mathrm{off})}$ $\mathrm{I}_{\mathrm{NC} \text { (off) }}$ | $\begin{gathered} \mathrm{V}+=5.5, \mathrm{~V}-=-5.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V} \end{gathered}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 10 \end{gathered}$ | nA |
|  | ${ }^{\text {com(off) }}$ | $\mathrm{V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ |  |
| Channel On Leakage Current ${ }^{\text {a }}$ | $\mathrm{I}_{\text {com(on) }}$ | $\begin{gathered} \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}-=-5.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V} \end{gathered}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ |  |
| Digital Control |  |  |  |  |  |  |  |  |  |
| Input Current ${ }^{\text {a }}$ | $\mathrm{I}_{\mathrm{INL}}$ or $\mathrm{I}_{\mathrm{INH}}$ |  | Full | 0.05 | -1.5 | 1.5 | -1 | 1 | $\mu \mathrm{A}$ |
| Dynamic Characteristics |  |  |  |  |  |  |  |  |  |
| Turn-On Time ${ }^{\text {e }}$ | ${ }^{\text {ton }}$ | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}= \pm 3.5 \mathrm{~V} \text {, see figure 2 } \end{gathered}$ | Room Full | 30 |  | $\begin{aligned} & 41 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & 41 \\ & 44 \\ & \hline \end{aligned}$ | ns |
| Turn-Off Time ${ }^{\text {e }}$ | ${ }^{\text {toFF }}$ |  | Room Full | 16 |  | $\begin{aligned} & 32 \\ & 36 \end{aligned}$ |  | $\begin{aligned} & 32 \\ & 33 \end{aligned}$ |  |
| Break-Before-Make Time Delay ${ }^{\text {e }}$ | $t_{\text {D }}$ | $\begin{gathered} \text { DG419L only, } \mathrm{V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=3.5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ | Room | 10 |  |  |  |  |  |
| TransitionTime | ${ }^{\text {t }}$ RANS | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ \mathrm{~V}_{\mathrm{S} 1}= \pm 3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} 2}= \pm 3.5 \mathrm{~V} \end{gathered}$ | Room | 33 |  | 47 |  | 47 |  |
| Charge Injection ${ }^{\text {e }}$ | $\mathrm{Q}_{\text {INJ }}$ | $\mathrm{V}_{\mathrm{g}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ | Room | 3 |  |  |  |  | pC |
| Off-Isolation ${ }^{\text {e }}$ | OIRR | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | Room | -71 |  |  |  |  | dB |
| Channel-to-Channel Crosstalk ${ }^{\text {e }}$ | $\mathrm{X}_{\text {TALK }}$ |  | Room | -76 |  |  |  |  |  |
| Source Off Capacitance ${ }^{\text {e }}$ | $\mathrm{C}_{\mathrm{NO} \text { (off) }}$ $\mathrm{C}_{\mathrm{NC} \text { (off) }}$ | $\mathrm{f}=1 \mathrm{MHz}$ | Room | 5.2 |  |  |  |  | pF |
| Channel-On Capacitance ${ }^{\text {e }}$ | $\mathrm{CoN}^{\text {O }}$ |  | Room | 15 |  |  |  |  |  |
| Power Supplies |  |  |  |  |  |  |  |  |  |
| Positive Supply Current ${ }^{\text {e }}$ | $1+$ | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{\mathrm{L}}$ | Room Full | 0.03 |  | $\begin{gathered} \hline 1 \\ 7.5 \end{gathered}$ |  | $\begin{aligned} & 1 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ |
| Negative Supply Current ${ }^{\text {e }}$ | I- |  | Room Full | -0.002 | $\begin{gathered} \hline-1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & \hline-1 \\ & -5 \end{aligned}$ |  |  |
| Logic Supply Current ${ }^{\text {e }}$ | $I_{\text {L }}$ |  | Room Full | 0.002 |  | $\begin{gathered} \hline 1 \\ 7.5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \hline 1 \\ & 5 \\ & \hline \end{aligned}$ |  |
| Ground Current ${ }^{\text {e }}$ | $\mathrm{IGND}^{\text {a }}$ |  | Room Full | -0.002 | $\begin{gathered} -1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & -1 \\ & -5 \end{aligned}$ |  |  |

Vishay Siliconix

## SPECIFICATIONS (Single Supply 5 V )

| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V}, 0.8 \mathrm{~V}^{f} \end{gathered}$ | Temp. ${ }^{\text {b }}$ | Typ. ${ }^{\text {c }}$ | A Suffix Limits $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | D Suffix Limits <br> $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {e }}$ | $\mathrm{V}_{\text {ANALOG }}$ |  | Full |  |  | 5 |  | 5 | V |
| On-Resistance ${ }^{\text {e }}$ | $\mathrm{R}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{NO},}, \mathrm{I}_{\mathrm{NC}}=5 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3.5 \mathrm{~V} \end{gathered}$ | Room Full | 26 |  | $\begin{gathered} 36.5 \\ 50 \end{gathered}$ |  | $\begin{aligned} & 36.5 \\ & 40.5 \end{aligned}$ | $\Omega$ |
| Dynamic Characteristics |  |  |  |  |  |  |  |  |  |
| Turn-On Time ${ }^{\text {e }}$ | $\mathrm{t}_{\mathrm{ON}}$ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ | Room Full | 37 |  | $\begin{aligned} & 49 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & 49 \\ & 54 \end{aligned}$ |  |
| Turn-Off Time ${ }^{\text {e }}$ | $t_{\text {OFF }}$ | $\mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$, see figure 2 | Room Full | 16 |  | $\begin{aligned} & 31 \\ & 35 \end{aligned}$ |  | $\begin{aligned} & 31 \\ & 32 \end{aligned}$ | ns |
| Break-Before-Make Time Delay ${ }^{\text {e }}$ | $t_{D}$ | $\begin{gathered} \text { DG419L only, } \mathrm{V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=3.5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ | Room | 19 |  |  |  |  |  |
| Charge Injection ${ }^{\text {e }}$ | $Q_{\text {INJ }}$ | $\mathrm{V}_{\mathrm{g}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ | Room | 0.4 |  |  |  |  | pC |
| Power Supplies |  |  |  |  |  |  |  |  |  |
| Positive Supply Current ${ }^{\text {e }}$ | I+ | $\mathrm{V}_{\mathrm{IN}}=0$ or $\mathrm{V}_{\mathrm{L}}$ | Room Full | 0.02 |  | $\begin{gathered} 1 \\ 7.5 \end{gathered}$ |  | 1 5 | $\mu \mathrm{A}$ |
| Negative Supply Current ${ }^{\text {e }}$ | I- |  | Room Full | -0.002 | $\begin{gathered} -1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & -1 \\ & -5 \end{aligned}$ |  |  |
| Logic Supply Current ${ }^{\text {e }}$ | $I_{L}$ |  | Room Full | 0.002 |  | $\begin{gathered} 1 \\ 7.5 \end{gathered}$ |  | $\begin{aligned} & 1 \\ & 5 \end{aligned}$ |  |
| Ground Current ${ }^{\text {e }}$ | $\mathrm{I}_{\text {GND }}$ |  | Room Full | -0.002 | $\begin{gathered} -1 \\ -7.5 \end{gathered}$ |  | $\begin{aligned} & -1 \\ & -5 \end{aligned}$ |  |  |

SPECIFICATIONS (Single Supply 3 V)

| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}+=3 \mathrm{~V}, \mathrm{~V}=0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{L}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}, 0.4 \mathrm{~V}^{\mathrm{f}} \end{gathered}$ | Temp. ${ }^{\text {b }}$ | Typ. ${ }^{\text {c }}$ | A Suffix Limits $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | D Suffix Limits <br> $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ | Min. ${ }^{\text {d }}$ | Max. ${ }^{\text {d }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {e }}$ | $\mathrm{V}_{\text {ANALOG }}$ |  | Full |  | 0 | 3 | 0 | 3 | V |
| On-Resistance | $\mathrm{R}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \\ \mathrm{I}_{\mathrm{NO}}, \mathrm{I}_{\mathrm{NC}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=0.5 \mathrm{~V}, 2.2 \mathrm{~V} \end{gathered}$ | Room Full | 47 |  | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 70 \\ & 75 \end{aligned}$ | $\Omega$ |
| Switch Off <br> Leakage Current ${ }^{\text {a }}$ | $\mathrm{I}_{\mathrm{NO}(\mathrm{off})}$ $I_{\mathrm{NC} \text { (off) }}$ | $\begin{gathered} \mathrm{V}+=3.3, \mathrm{~V}-=0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{COM}}=1,2 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=2,1 \mathrm{~V} \end{gathered}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 10 \end{gathered}$ | nA |
|  | $\mathrm{I}_{\text {com(off) }}$ |  | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ |  |
| Channel On <br> Leakage Current ${ }^{\text {a }}$ | $\mathrm{I}_{\text {COM }}$ (on) | $\begin{gathered} \mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}^{\mathrm{V}} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V}, 2 \mathrm{~V} \end{gathered}$ | Room Full |  | $\begin{gathered} -1 \\ -15 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{gathered} -1 \\ -10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ |  |
| Digital Control |  |  |  |  |  |  |  |  |  |
| Input Current ${ }^{\text {a }}$ | $\mathrm{I}_{\mathrm{INL}}$ or $\mathrm{I}_{\text {INH }}$ |  | Full | 0.005 | -1.5 | 1.5 | -1 | 1 | $\mu \mathrm{A}$ |
| Dynamic Characteristics |  |  |  |  |  |  |  |  |  |
| Turn-On Time | $\mathrm{t}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=1.5 \mathrm{~V} \text {, see figure } 2 \end{gathered}$ | Room Full | 65 |  | $\begin{aligned} & 75 \\ & 95 \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 85 \end{aligned}$ | ns |
| Turn-Off Time | $\mathrm{t}_{\text {OFF }}$ |  | Room Full | 26 |  | $\begin{aligned} & 41 \\ & 45 \end{aligned}$ |  | $\begin{aligned} & 41 \\ & 43 \end{aligned}$ |  |
| Break-Before-Make Time Delay | $t_{D}$ | $\begin{gathered} \text { DG419L only, } \mathrm{V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=1.5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ | Room | 33 |  |  |  |  |  |
| Charge Injection ${ }^{\text {e }}$ | $\mathrm{Q}_{\text {INJ }}$ | $\mathrm{V}_{\mathrm{g}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{nF}$ | Room | 1 |  |  |  |  | pC |
| Off-Isolation ${ }^{\text {e }}$ | OIRR | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | Room | -71 |  |  |  |  | dB |
| Channel-to-Channel Crosstalk ${ }^{\text {e }}$ | $\mathrm{X}_{\text {TALK }}$ |  | Room | -77 |  |  |  |  |  |
| Source Off Capacitance ${ }^{\text {e }}$ | $\mathrm{C}_{\mathrm{NO} \text { (off) }}$ $\mathrm{C}_{\mathrm{NC} \text { (off) }}$ | $\mathrm{f}=1 \mathrm{MHz}$ | Room | 5.6 |  |  |  |  | pF |
| Channel On Capacitance ${ }^{\text {e }}$ | $\mathrm{C}_{\text {D(on) }}$ |  | Room | 16 |  |  |  |  |  |

## Notes:

a. Leakage parameters are guaranteed by worst case test condition and not subject to production test.
b. Room $=25^{\circ} \mathrm{C}$, Full = as determined by the operating temperature suffix.
c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
d. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
e. Guaranteed by design, not subject to production test.
f. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

TYPICAL CHARACTERISTICS $\left(25^{\circ} \mathrm{C}\right.$, unless otherwise noted)


TYPICAL CHARACTERISTICS ( $25^{\circ} \mathrm{C}$, unless otherwise noted)



Switching Time vs. Temperature and Dual Supply Voltage


Switching Threshold vs. Supply Voltage


Switching Time vs. Temperature and Single Supply Voltage



Charge Injection vs. Analog Voltage)

## SCHEMATIC DIAGRAM (Typical Channel)



Figure 1.

## TEST CIRCUITS


$C_{L}$ (includes fixture and stray capacitance)

$$
v_{\text {OUT }}=V_{\text {IN }} \frac{R_{L}}{R_{L}+R_{\text {ON }}}
$$



Note: Logic input waveform is inverted for switches that have the opposite logic sense control

Figure 2. Switching Time


Figure 3. Break-Before-Make (DG419L)

## TEST CIRCUITS



Figure 4. Transition Time (DG419L)


IN dependent on switch configuration Input polarity determined by sense of switch.

Figure 5. Charge Injection


Figure 6. Crosstalk (DG419L)

## TEST CIRCUITS



Figure 7. Off Isolation


Figure 8. Source/Drain Capacitances

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www. vishay.com/ppg? ?17763.

## SOIC (NARROW): 8-LEAD

JEDEC Part Number: MS-012


| DIM | MILLIMETERS |  | INCHES |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |  |
| A | 1.35 | 1.75 | 0.053 | 0.069 |  |  |  |  |
| $\mathrm{~A}_{1}$ | 0.10 | 0.20 | 0.004 | 0.008 |  |  |  |  |
| B | 0.35 | 0.51 | 0.014 | 0.020 |  |  |  |  |
| C | 0.19 | 0.25 | 0.0075 | 0.010 |  |  |  |  |
| D | 4.80 | 5.00 | 0.189 | 0.196 |  |  |  |  |
| E | 3.80 | 4.00 | 0.150 | 0.157 |  |  |  |  |
| e | 1.27 BSC |  |  |  |  |  | 0.050 BSC |  |
| H | 5.80 | 6.20 | 0.228 | 0.244 |  |  |  |  |
| h | 0.25 | 0.50 | 0.010 | 0.020 |  |  |  |  |
| L | 0.50 | 0.93 | 0.020 | 0.037 |  |  |  |  |
| q | $0^{\circ}$ | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |  |  |  |
| S | 0.44 | 0.64 | 0.018 | 0.026 |  |  |  |  |
| ECN: C-06527-Rev. I, 11-Sep-06 <br> DWG: 5498 |  |  |  |  |  |  |  |  |

## MSOP: 8-LEADS

JEDEC Part Number: MO-187, (Variation AA and BA)


NOTES:

1. Die thickness allowable is $0.203 \pm 0.0127$.
2. Dimensioning and tolerances per ANSI.Y14.5M-1994.
3. 

Dimensions " $D$ " and " $E_{1}$ " do not include mold flash or protrusions, and are measured at Datum plane $-\mathrm{H}^{-}$, mold flash or protrusions shall not exceed 0.15 mm per side.

Dimension is the length of terminal for soldering to a substrate
Terminal positions are shown for reference only.
Formed leads shall be planar with respect to one another within 0.10 mm at seating plane.

The lead width dimension does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the lead width dimension at maximum material condition. Dambar cannot be located on the lower radius or the lead foot. Minimum space between protrusions and an adjacent lead to be 0.14 mm . See detail "B" and Section "C-C"

Section "C-C" to be determined at 0.10 mm to 0.25 mm from the lead tip.
9. Controlling dimension: millimeters
10. This part is compliant with JEDEC registration MO-187, variation AA and BA.
11. Datums -A- and -B - to be determined Datum plane $-\mathrm{H}-$

Exposed pad area in bottom side is the same as teh leadframe pad size.


Detail "B" (Scale: 30/1) Dambar Protrusion


End View
$\mathbf{N}=\mathbf{8 L}$

| Dim | MILLIMETERS |  |  | Note |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Nom | Max |  |
| A | - | - | 1.10 |  |
| $\mathrm{A}_{1}$ | 0.05 | 0.10 | 0.15 |  |
| $\mathrm{A}_{2}$ | 0.75 | 0.85 | 0.95 |  |
| b | 0.25 | - | 0.38 | 8 |
| $\mathrm{b}_{1}$ | 0.25 | 0.30 | 0.33 | 8 |
| C | 0.13 | - | 0.23 |  |
| $\mathrm{C}_{1}$ | 0.13 | 0.15 | 0.18 |  |
| D |  | 3.00 BSC |  | 3 |
| E |  | 4.90 BSC |  |  |
| $E_{1}$ | 2.90 | 3.00 | 3.10 | 3 |
| e |  | 0.65 BSC |  |  |
| $\mathrm{e}_{1}$ |  | 1.95 BSC |  |  |
| L | 0.40 | 0.55 | 0.70 | 4 |
| N |  | 8 |  | 5 |
| $\propto$ | $0^{\circ}$ | $4^{\circ}$ | $6^{\circ}$ |  |

## TrenchFET ${ }^{\circledR}$ Power MOSFETs

## Mounting LITTLE FOOT ${ }^{\circledR}$, SO-8 Power MOSFETs

## Wharton McDaniel

Surface-mounted LITTLE FOOT power MOSFETs use integrated circuit and small-signal packages which have been been modified to provide the heat transfer capabilities required by power devices. Leadframe materials and design, molding compounds, and die attach materials have been changed, while the footprint of the packages remains the same.

See Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs, (http://www.vishay.com/ppg?72286), for the basis of the pad design for a LITTLE FOOT SO-8 power MOSFET. In converting this recommended minimum pad to the pad set for a power MOSFET, designers must make two connections: an electrical connection and a thermal connection, to draw heat away from the package.

In the case of the SO-8 package, the thermal connections are very simple. Pins $5,6,7$, and 8 are the drain of the MOSFET for a single MOSFET package and are connected together. In a dual package, pins 5 and 6 are one drain, and pins 7 and 8 are the other drain. For a small-signal device or integrated circuit, typical connections would be made with traces that are 0.020 inches wide. Since the drain pins serve the additional function of providing the thermal connection to the package, this level of connection is inadequate. The total cross section of the copper may be adequate to carry the current required for the application, but it presents a large thermal impedance. Also, heat spreads in a circular fashion from the heat source. In this case the drain pins are the heat sources when looking at heat spread on the PC board.


Figure 1. Single MOSFET SO-8 Pad Pattern With Copper Spreading


Figure 2. Dual MOSFET SO-8 Pad Pattern With Copper Spreading

The minimum recommended pad patterns for the single-MOSFET SO-8 with copper spreading (Figure 1) and dual-MOSFET SO-8 with copper spreading (Figure 2 ) show the starting point for utilizing the board area available for the heat-spreading copper. To create this pattern, a plane of copper overlies the drain pins. The copper plane connects the drain pins electrically, but more importantly provides planar copper to draw heat from the drain leads and start the process of spreading the heat so it can be dissipated into the ambient air. These patterns use all the available area underneath the body for this purpose.

Since surface-mounted packages are small, and reflow soldering is the most common way in which these are affixed to the PC board, "thermal" connections from the planar copper to the pads have not been used. Even if additional planar copper area is used, there should be no problems in the soldering process. The actual solder connections are defined by the solder mask openings. By combining the basic footprint with the copper plane on the drain pins, the solder mask generation occurs automatically.

A final item to keep in mind is the width of the power traces. The absolute minimum power trace width must be determined by the amount of current it has to carry. For thermal reasons, this minimum width should be at least 0.020 inches. The use of wide traces connected to the drain plane provides a low impedance path for heat to move away from the device.

Vishay Siliconix

RECOMMENDED MINIMUM PADS FOR SO-8


Return to Index

## Disclaimer

## ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.


[^0]:    * Pb containing terminations are not RoHS compliant, exemptions may apply

